Verma, Akshat ; Sen, Sandeep (2006) Algorithmic ramifications of prefetching in memory hierarchy 19th High Performance Computing Symposium .
|
PDF
- Author Version
136kB |
Official URL: http://www.cse.iitd.ernet.in/~ssen/conf/hipc.pdf
Abstract
External Memory models, most notable being the I-O Model [3], capture the effects of memory hierarchy and aid in algorithm design. More than a decade of architectural advancements have led to new features not captured in the I-O model - most notably the prefetching capability. We propose a relatively simple Prefetch model that incorporates data prefetching in the traditional I-O models and show how to design algorithms that can attain close to peak memory bandwidth. Unlike (the inverse of) memory latency, the memory bandwidth is much closer to the processing speed, thereby, intelligent use of prefetching can considerably mitigate the I-O bottleneck. For some fundamental problems, our algorithms attain running times approaching that of the idealized Random Access Machines under reasonable assumptions. Our work also explains the significantly superior performance of the I-O efficient algorithms in systems that support prefetching compared to ones that do not.
Item Type: | Article |
---|---|
Source: | Copyright of this article belongs to Association for Computing Machinery. |
ID Code: | 90266 |
Deposited On: | 08 May 2012 14:36 |
Last Modified: | 19 May 2016 04:31 |
Repository Staff Only: item control page