Manoj, C. R. ; Rao, V. R. (2007) Impact of high-k gate dielectrics on the device and circuit performance of nanoscale FinFETs IEEE Electron Device Letters, 28 (4). pp. 295-297. ISSN 0741-3106
Full text not available from this repository.
Official URL: http://ieeexplore.ieee.org/xpl/freeabs_all.jsp?arn...
Related URL: http://dx.doi.org/10.1109/LED.2007.892365
Abstract
The impact of high-k gate dielectrics on device short-channel and circuit performance of fin field-effect transistors is studied over a wide range of dielectric permittivities k. It is observed that there is a decrease in the parasitic outer fringe capacitance Cof in addition to an increase in the internal fringe capacitance Cif with high-k dielectrics, which degrades the short-channel effects significantly. It is shown that fin width scaling is the most suitable approach to recover the degradation in the device performance due to high-k integration. Furthermore, from the circuit perspective, for the 32-nm technology generation, the presence of an optimum k for a given target subthreshold leakage current has been identified by various possible approaches such as fin width scaling, fin-doping adjustment, and gate work function engineering.
Item Type: | Article |
---|---|
Source: | Copyright of this article belongs to IEEE. |
ID Code: | 41526 |
Deposited On: | 30 May 2011 07:12 |
Last Modified: | 30 May 2011 07:12 |
Repository Staff Only: item control page