Lwin, Zin Zar ; Pey, Kin Leong ; Raghavan, Nagarajan ; Chen, Yining ; Mahapatra, Souvik (2011) New leakage mechanism and dielectric breakdown layer detection in metal-nanocrystal-embedded dual-layer memory gate stack IEEE Electron Device Letters, 32 (6). pp. 800-802. ISSN 0741-3106
Full text not available from this repository.
Official URL: http://ieeexplore.ieee.org/document/5756450/
Related URL: http://dx.doi.org/10.1109/LED.2011.2131114
Abstract
We study the dielectric Breakdown (BD) behaviors in MOS capacitor structures with metal-nanocrystal (NC)-embedded dual-layer (SiO2/Al2O3) gate stack. Using a unique stressing methodology of inducing a BD path in one of the two dielectric layers, the effect of BD in the blocking or tunnel oxide is assessed. The first layer to BD is determined based on the physics underlying the Coulomb charging energy in relation to thermal energy gained by electrons at low voltage and in the very low temperature regime ranging from 11 K to 300 K. The established methodology to detect the BD layer in an NC-embedded dual-layer dielectric can be applied for any bilayered NC system, regardless of the thickness of the tunnel and blocking oxide layer. It is noted that BD in SiO2 leads to lateral charging/discharging among NCs, while, in Al2O3, it leads to spontaneous BD of bilayer gate stacks owing to high localized trap generation rate around the high-κ dielectric grain boundary and local electric field enhancement in the vicinity of metal NCs.
Item Type: | Article |
---|---|
Source: | Copyright of this article belongs to Institute of Electrical and Electronics Engineers. |
Keywords: | Nonvolatile Memory; Dielectric Breakdown; High-κ Metal Nanocrystal (NC) |
ID Code: | 112517 |
Deposited On: | 02 Apr 2018 08:37 |
Last Modified: | 02 Apr 2018 08:37 |
Repository Staff Only: item control page