A microprogrammed bitsliced adaptive MTI processor

Anand Babu, K. V. S. ; Balakrishnan, M. ; Prasad, S. (1983) A microprogrammed bitsliced adaptive MTI processor Proceedings of the International Radar Symposium L. R. D. E., Bangalore . pp. 54-58.

Full text not available from this repository.

Abstract

A bit-sliced CPU-based architecture for the implementation of an adaptive MTI processor is presented. The implementation is based on the approach proposed by Babu and Prasad (1983) for MTI processing, which is efficient in terms of memory and speed costs. The proposed architecture has the usual advantages of the microprogrammed implementation (ease of development testing, flexibility, etc.). A real-time 3-tap (and 4-tap) adaptive filter has been implemented using this approach.

Item Type:Article
Source:Copyright of this article belongs to Proceedings of the International Radar Symposium L. R. D. E., Bangalore.
ID Code:92103
Deposited On:26 May 2012 13:16
Last Modified:26 May 2012 13:16

Repository Staff Only: item control page