Electrically induced junction MOSFET for high performance sub-50nm CMOS technology

Dixit, Abhisek ; Dusane, Rajiv O. ; Ramgopal Rao, V. (2002) Electrically induced junction MOSFET for high performance sub-50nm CMOS technology MRS Proceedings, 716 . B7.6_1-B7.6_6. ISSN 1946-4274

Full text not available from this repository.

Official URL: http://journals.cambridge.org/abstract_S1946427400...

Related URL: http://dx.doi.org/10.1557/PROC-716-B7.6

Abstract

Degrading of short-channel effects (SCE) e.g. Drain-Induced-Barrier-Lowering (DIBL), charge-sharing etc., as CMOS devices are scaled into the sub-50nm regime, is a major roadblock for ULSI technologies. This problem can be circumvented to some extent by a proper scaling of MOSFET vertical dimensions (junction depths, oxide thickness etc.). In this work we propose a novel implementation of an electrically induced junction (EJ) MOSFET. An EJ-MOSFET is different from conventional CMOS device in that the gate voltage electrically induces the shallow source-drain extensions (SDEs). In such a device the SDEs are underneath the gate and contain low-doped regions of opposite conductivity as that of deep source-drain (S/D). In order to turn ON the device, a voltage is applied at the gate of EJ-MOSFET device, such that these low doped regions below poly-Si gate get inverted and serve as SDEs. Consequently, the effective channel length in this condition is the distance between these low-doped regions. On the contrary, at any gate voltage less than that required for inverting these regions, no SDEs are induced, and the effective channel length is equal to the physical separation between the deep S/D junctions.

Item Type:Article
Source:Copyright of this article belongs to Cambridge University Press.
ID Code:79776
Deposited On:28 Jan 2012 11:46
Last Modified:28 Jan 2012 11:46

Repository Staff Only: item control page