Analog circuit performance issues with aggressively scaled gate oxide CMOS technologies

Narasimhulu, K. ; Ramgopal Rao, V. (2006) Analog circuit performance issues with aggressively scaled gate oxide CMOS technologies Proceedings - IEEE International Conference on VLSI Design . p. 6. ISSN 1063-9667

Full text not available from this repository.

Official URL: http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumb...

Related URL: http://dx.doi.org/10.1109/VLSID.2006.84

Abstract

MOS transistors with sub 100 nm channel lengths need a gate oxide thickness in the range of 1-2 nm to combat the short channel effects. However at these gate dielectric thicknesses, the gate current is no longer negligible. In this paper, we report the device analog behavior with extremely scaled oxides for integrating mixed signal circuits using the scaled digital CMOS technologies. We show the performance of common source amplifiers and current mirror circuits with these technologies. Our results also show that though thin oxides result in good voltage gains of amplifier circuits, the increased gate leakage degrades the performance of current mirror circuits. We also analyze the performance of different classes of current mirror circuits in the presence of gate leakage and provide broad guidelines for analog circuit design in the presence of gate leakage.

Item Type:Article
Source:Copyright of this article belongs to IEEE.
ID Code:79755
Deposited On:28 Jan 2012 11:52
Last Modified:28 Jan 2012 11:52

Repository Staff Only: item control page