Gate fringe-induced barrier lowering in underlap FinFET structures and its optimization

Sachid, A. B. ; Manoj, C. R. ; Sharma, D. K. ; Rao, V. R. (2008) Gate fringe-induced barrier lowering in underlap FinFET structures and its optimization IEEE Electron Device Letters, 29 (1). pp. 128-130. ISSN 0741-3106

Full text not available from this repository.

Official URL: http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumb...

Related URL: http://dx.doi.org/10.1109/LED.2007.911974

Abstract

The difficulty to fabricate and control precisely defined doping profiles in the source/drain underlap regions of FinFETs necessitates the use of undoped gate underlap regions as the technology scales down. We present a phenomenon called the gate fringe-induced barrier lowering (GFIBL) in FinFETs with undoped underlap regions. In these FinFETs, we show that the GFIBL can be effectively used to improve Ion. We propose the use of high-kappa spacers in such FinFETs to enhance the effect of GFIBL and thereby achieve better device and circuit performance. When compared with the underlap FinFETs with Si3N4 spacers, with kappa=20 spacers, we show that it is possible to achieve an 80% increase in Ion at iso-Ioff conditions and a 15% decrease in the inverter delay for a fan-out of four.

Item Type:Article
Source:Copyright of this article belongs to IEEE.
ID Code:44476
Deposited On:22 Jun 2011 05:30
Last Modified:22 Jun 2011 05:30

Repository Staff Only: item control page