CHISEL flash EEPROM. II. Reliability

Mahapatra, S. ; Shukuri, S. ; Bude, J. (2002) CHISEL flash EEPROM. II. Reliability IEEE Transactions on Electron Devices, 49 (7). pp. 1302-1307. ISSN 0018-9383

Full text not available from this repository.

Official URL: http://ieeexplore.ieee.org/document/1013290/

Related URL: http://dx.doi.org/10.1109/TED.2002.1013290

Abstract

For pt. I see ibid., vol. 49, no. 7, pp. 1302-1307 (2002). In this work, we demonstrate the feasibility of using Channel Initiated Secondary Electron (CHISEL) programming in high density flash memories containing fully scaled memory cells. We discuss endurance and reliability of single cells and large arrays. We demonstrate from single cell measurements that after program/erase cycling, CHISEL operation shows lower threshold voltage window closure, lower program time degradation, reduced hole trapping, and device degradation, with a marginal increase in erase time compared to conventional Channel Hot Electron (CHE) operation. The reasons for improved reliability of CHISEL operation are explained using device simulation. CHISEL programming also shows reduced charge gain drain disturb with only slightly higher charge loss drain disturb compared to CHE operation. Measurements on large 32-Mb array under CHISEL operation show tight threshold voltage distribution and more than ten years of data retention even after 100-k cycling. Results are presented showing excellent reliability of CHISEL programming operation for deeply scaled high density flash EEPROMs.

Item Type:Article
Source:Copyright of this article belongs to Institute of Electrical and Electronic Engineers.
ID Code:112669
Deposited On:06 Apr 2018 05:47
Last Modified:06 Apr 2018 05:47

Repository Staff Only: item control page