CHISEL flash EEPROM. I. Performance and scaling

Mahapatra, S. ; Shukuri, S. ; Bude, J. (2002) CHISEL flash EEPROM. I. Performance and scaling IEEE Transactions on Electron Devices, 49 (7). pp. 1296-1301. ISSN 0018-9383

Full text not available from this repository.

Official URL: http://ieeexplore.ieee.org/document/1013289/

Related URL: http://dx.doi.org/10.1109/TED.2002.1013289

Abstract

In this work, we demonstrate the feasibility of using Channel Initiated Secondary Electron (CHISEL) programming in high-density flash memories containing fully scaled memory cells. We discuss programming performance, cell channel length scaling, endurance, and reliability of single cells and large arrays. We show successful CHISEL programming operation in fully scaled flash cells having channel lengths down to 0.22 μm. Compared to conventional Channel Hot Electron (CHE) programming, CHISEL operation shows faster programming for identical drain bias, and lower power consumption for similar programming speed. The effect of channel length scaling on CHISEL operation and related device optimization is discussed using measurements and device simulation. Measurement on optimized floating gate contacted devices having channel length down to 0.14 μm show good programming efficiency under CHISEL operation.

Item Type:Article
Source:Copyright of this article belongs to Institute of Electrical and Electronic Engineers.
ID Code:112668
Deposited On:06 Apr 2018 05:45
Last Modified:06 Apr 2018 05:45

Repository Staff Only: item control page