Model checking of global power management strategies in software with temporal logic properties

Mukherjee, Rajdeep ; Mukherjee, Subhankar ; Dasgupta, Pallab (2013) Model checking of global power management strategies in software with temporal logic properties In: 6th India Software Engineering Conference - ISEC 2013, 21-23 February 2013, New Delhi, India.

Full text not available from this repository.

Official URL: http://dl.acm.org/citation.cfm?doid=2442754.244275...

Related URL: http://dx.doi.org/10.1145/2442754.2442759

Abstract

Complex and sophisticated power management strategies are a commonplace design policies today in order to manage the power consumption of complex low power digital integrated circuits. These global power management strategies are implemented in software/firmware and are used to orchestrate the switching between power states of multiple power domains in local power controllers which resides in hardware. In this paper, we propose a methodology of verifying such global power management softwares with safety linear temporal logic (LTL) properties using bounded model checking based verification approach. We present our results on several test cases of significant complexity to demonstrate the feasibility of the proposed framework.

Item Type:Conference or Workshop Item (Paper)
Source:Copyright of this article belongs to Association for Computing Machinery.
ID Code:101591
Deposited On:12 Dec 2016 11:12
Last Modified:12 Dec 2016 11:12

Repository Staff Only: item control page